Ð þí-8*()Èebang,ebaz4205xlnx,zynq-7000&Ebang EBAZ4205cpuscpu@0arm,cortex-a9,cpu8<CèQ] ,+B@B@ncpu@1arm,cortex-a9,cpu8<nfpga-full fpga-regionvpmu@f8891000arm,cortex-a9-pmu†‘8ø‰ø‰0fixedregulatorregulator-fixed¢VCCPINT±B@ÉB@áónreplicator arm,coresight-static-replicator<./apb_pclkdbg_trcdbg_apbout-portsport@08endpointnport@18endpointn in-portsportendpointnaxi simple-bus‘adc@f8007100xlnx,zynq-xadc-1.00.a8øq  †‘< can@e0008000xlnx,zynq-can-1.0 #disabled<$ can_clkpclk8à€ †‘*@8@can@e0009000xlnx,zynq-can-1.0 #disabled<% can_clkpclk8à †3‘*@8@gpio@e000a000xlnx,zynq-gpio-1.0F<*Rbw‘ †8à ˆdefault–i2c@e0004000cdns,i2c-r1p10 #disabled<&‘ † €8à@i2c@e0005000cdns,i2c-r1p10 #disabled<'‘ †0 €8àPinterrupt-controller@f8f01000arm,cortex-a9-gicwb8øðøðncache-controller@f8f02000arm,pl310-cache8øð  † ° ÁÑßmemory-controller@f8006000xlnx,zynq-ddrc-a058ø`serial@e0000000xlnx,xuartpscdns,uart-r1p8 #disabled<(uart_clkpclk8à †serial@e0001000xlnx,xuartpscdns,uart-r1p8#okay<)uart_clkpclk8à †2ˆdefault– spi@e0006000xlnx,zynq-spi-r1p68à` #disabled‘ †<" ref_clkpclkspi@e0007000xlnx,zynq-spi-r1p68àp #disabled‘ †1<# ref_clkpclkspi@e000d000xlnx,zynq-qspi-1.08àБ †< + ref_clkpclk #disabledethernet@e000b000xlnx,zynq-gemcdns,gem8à°#okay †< pclkhclktx_clkëmiiô ÿ}x@ethernet-phy@08n ethernet@e000c000xlnx,zynq-gemcdns,gem8àÀ #disabled †-<pclkhclktx_clkmemory-controller@e000e000!arm,pl353-smc-r2p1arm,primecell8àà#okaymemclkapb_pclk< ,0áâänand-controller@0,0arm,pl353-nand-r2p1 8#okaynand@08mmc@e0100000arasan,sdhci-8.9a#okayclk_xinclk_ahb< ‘ †8à$ˆdefault– mmc@e0101000arasan,sdhci-8.9a #disabledclk_xinclk_ahb<!‘ †/8àslcr@f8000000!xlnx,zynq-slcrsysconsimple-mfd8øn clkc@100/xlnx,ps7-clkc<jHarmpllddrplliopllcpu_6or4xcpu_3or2xcpu_2xcpu_1xddr2xddr3xdcilqspismcpcapgem0gem1fclk0fclk1fclk2fclk3can0can1sdio0sdio1uart0uart1spi0spi1dmausb0_aperusb1_apergem0_apergem1_apersdio0_apersdio1_aperspi0_aperspi1_apercan0_apercan1_aperi2c0_aperi2c1_aperuart0_aperuart1_apergpio_aperlqspi_apersmc_aperswdtdbg_trcdbg_apb8[ü Unrstc@200xlnx,zynq-reset8Hly pinctrl@700xlnx,pinctrl-zynq8y gpio0-defaultnmux€gpio0_20_grpgpio0_32_grp‡gpio0conf€gpio0_20_grpgpio0_32_grpœconf-pull-up ¦MIO20MIO32«sdhci0-defaultn mux €sdio0_2_grp‡sdio0conf €sdio0_2_grpœ«mux-cd €gpio0_34_grp ‡sdio0_cdconf-cd €gpio0_34_grpœ¸Ìuart1-defaultn mux €uart1_4_grp‡uart1conf €uart1_4_grpœconf-rx¦MIO25¸conf-tx¦MIO24«dma-controller@f8003000arm,pl330arm,primecell8ø0‘l† ()*+Ù< apb_pclkdevcfg@f8007000xlnx,zynq-devcfg-1.08øp‘ †< ref_clky ntimer@f8f00200arm,cortex-a9-global-timer8øð  † ‘<timer@f8001000‘$†    cdns,ttc<8øtimer@f8002000‘$†%&' cdns,ttc<8ø timer@f8f00600‘ † arm,cortex-a9-twd-timer8øð <usb@e0002000"xlnx,zynq-usb-2.20achipidea,usb2 #disabled<‘ †8à äulpiusb@e0003000"xlnx,zynq-usb-2.20achipidea,usb2 #disabled<‘ †,8à0äulpiwatchdog@f8005000<-cdns,wdt-r1p2‘ † 8øPí etb@f8801000"arm,coresight-etb10arm,primecell8ø€<./apb_pclkdbg_trcdbg_apbin-portsportendpoint ntpiu@f8803000!arm,coresight-tpiuarm,primecell8ø€0<./apb_pclkdbg_trcdbg_apbin-portsportendpointnfunnel@f8804000*arm,coresight-static-funnelarm,primecell8ø€@<./apb_pclkdbg_trcdbg_apbout-portsportendpointnin-portsport@08endpointnport@18endpointnport@28endpointptm@f889c000"arm,coresight-etm3xarm,primecell8ø‰À<./apb_pclkdbg_trcdbg_apbùout-portsportendpointnptm@f889d000"arm,coresight-etm3xarm,primecell8ø‰Ð<./apb_pclkdbg_trcdbg_apbùout-portsportendpointnaliasesý/axi/ethernet@e000b000/axi/serial@e0001000memory@0,memory8chosenserial0:115200n8 #address-cells#size-cellscompatiblemodeldevice_typeregclocksclock-latencycpu0-supplyoperating-pointsphandlefpga-mgrrangesinterruptsinterrupt-parentregulator-nameregulator-min-microvoltregulator-max-microvoltregulator-boot-onregulator-always-onclock-namesremote-endpointstatustx-fifo-depthrx-fifo-depth#gpio-cellsgpio-controllerinterrupt-controller#interrupt-cellspinctrl-namespinctrl-0clock-frequencyarm,data-latencyarm,tag-latencycache-unifiedcache-levelphy-modephy-handleassigned-clocksassigned-clock-ratesdisable-wp#clock-cellsfclk-enableclock-output-namesps-clk-frequency#reset-cellssyscongroupsfunctionio-standardslew-ratepinsbias-disablebias-high-impedancebias-pull-up#dma-cellsphy_typetimeout-seccpuethernet0serial0stdout-path